All CPU and MCU documentation in one place
- Updated Feb 8, 2026
- HTML
Build software better, together
All CPU and MCU documentation in one place
Online OR1K Emulator running Linux
mor1kx - an OpenRISC 1000 processor IP core
OpTiMSoC - A tiled SoC platform with a mesh NoC and OpenRISC CPU cores
Ada-language framework
Generating the call graph from elf binary file
Multi-Processor System on Chip verified with UVM/OSVVM/FV
System on Chip verified with UVM/OSVVM/FV
OpenRISC 1000 processor module for IDA 7.x
OpenRISC processor IP core based on Tomasulo algorithm
An OpenRISC 1000 Instruction Set Simulator
Processing Unit verified with UVM/OSVVM/FV
Lisp-based stackless interpreter and platform, including microthreading. Features taken from Lisp and Erlang.
OpenCpuX wrapper for the or1kiss OpenRISC ISS
Multi-Processor System on Chip with OpenRISC-32 / OpenRISC-64
Processing Unit with OpenRISC-32 / OpenRISC-64
FPU verification tool for OpenRISC based on softfloat library
System on Chip with OpenRISC-32 / OpenRISC-64
This project is a modified verison of the OpenRISC 1200 open-source processor, designed to estimate the feasibility of using an On-Chip Software Obfuscator to reduce the controllability over software activated Hardware Trojans.
Add a description, image, and links to the openrisc topic page so that developers can more easily learn about it.
To associate your repository with the openrisc topic, visit your repo's landing page and select "manage topics."